

# High-Temperature (1200–1400°C) Dry Oxidation of 3C-SiC on Silicon

Y.K. SHARMA,<sup>1,3</sup> F. LI,<sup>1</sup> M.R. JENNINGS,<sup>1</sup> C.A. FISHER,<sup>1</sup> A. PÉREZ-TOMÁS,<sup>2</sup> S. THOMAS,<sup>1</sup> D.P. HAMILTON,<sup>1</sup> S.A.O. RUSSELL,<sup>1</sup> and P.A. MAWBY<sup>1</sup>

1.—School of Engineering, University of Warwick, Coventry CV4 7AL, UK. 2.—ICN2 – Institut Catala de Nanociència i Nanotecnologia, Campus UAB, Bellaterra, 08193 Barcelona, Spain. 3.—e-mail: aceyogesh83@gmail.com

In a novel approach, high temperatures  $(1200-1400^{\circ}C)$  were used to oxidize cubic silicon carbide (3C-SiC) grown on silicon substrate. High-temperature oxidation does not significantly affect 3C-SiC doping concentration, 3C-SiC structural composition, or the final morphology of the SiO<sub>2</sub> layer, which remains unaffected even at 1400°C (the melting point of silicon is 1414°C). Metal-oxide-semiconductor capacitors (MOS-C) and lateral channel metal-oxide-semiconductor field-effect-transistors (MOSFET) were fabricated by use of the high-temperature oxidation process to study 3C-SiC/SiO<sub>2</sub> interfaces. Unlike 4H-SiC MOSFET, there is no extra benefit of increasing the oxidation temperature from 1200°C to 1400°C. All the MOSFET resulted in a maximum field-effect mobility of approximately 70 cm<sup>2</sup>/V s.

**Key words:** SiC, high-temperature oxidation, conductance, AFM, SIMS, XRD, interface trap density, mobility

# **INTRODUCTION**

There is renewed interest in cubic silicon carbide (3C-SiC), which can, potentially, be grown heteroepitaxially on 12-inch Si substrates, because it would result in a drastic reduction of the cost of SiC semiconductor devices compared with the successful but prohibitively expensive SiC hexagonal polytype technology (4H-SiC).<sup>1</sup> It has been reported that lateral power transistors manufactured from 3C-SiC could be suitable for the 1200-V range, and are an alternative to gallium nitride (GaN) heterojunction transistors for typical power applications in which normally-off operation is required.<sup>2</sup> Devices with these voltage ratings could be used in automotive and other domestic appliances and hence have huge potential for reducing the global carbon emissions.

Because the band gap of the 3C polytype (2.2 eV) is smaller than that of the 4H polytype (3.2 eV), fewer

traps lie within the energy bandgap of 3C-SiC in metal-oxide-semiconductor (MOS) structures, resulting in better field-effect mobility.<sup>4</sup> Unlike 4H-SiC/SiO<sub>2</sub> interfaces, little research has yet been performed on 3C-SiC/SiO<sub>2</sub>. The oxidation chemistry of 3C-SiC is different from that of 4H-SiC.<sup>5</sup> For the Si face in 4H-SiC, it has been observed that mobility increases with decreasing  $D_{it}$ . To reduce the  $D_{it}$  of 4H-SiC MOS devices, it is a common practice to perform post-oxidation annealing of the interface in a gaseous environment (e.g. nitrogen or phosphorus).<sup>6–10</sup>

Recent reports on high-temperature oxidation of 4H-SiC have shown that this process could be beneficial for the 4H-SiC/SiO<sub>2</sub> interface.<sup>11–14</sup> It has been reported<sup>12</sup> that as-grown 4H-SiC oxidized at 1500°C resulted in a 4H-SiC MOSFET with maximum field-effect mobility of 40 cm<sup>2</sup>/V s; here we investigate a similar effect for the 3C-SiC/SiO<sub>2</sub> interface. In this study, the highest temperature used for oxidation of 3C-SiC was 1400°C, because of the limit imposed by the melting point of Si (1414°C). Also, oxidation was conducted in 100% oxygen. As far as we are aware, oxidation temper-

<sup>(</sup>Received February 26, 2015; accepted July 21, 2015)

atures higher than 1200°C have never been used to fabricate 3C-SiC MOS devices.

# EXPERIMENTAL

The material used for this study was purchased from Novasic. To fabricate lateral metal-oxidesemiconductor capacitors (MOS-C) we used a 3C-SiC/Si wafer with heterostructure grown on an on-axis *p*-type Si (001) substrate. The 3C-SiCepilayer was grown by metalorganic chemical vapor deposition at ~1350°C; it was an *n*-type semiconductor with a doping concentration,  $N_{\rm D}$ , of ~0.5–  $1 \times 10^{16}$  cm<sup>-3</sup>. The thickness of the epilayer was approximately 10  $\mu$ m. Lateral MOS-C structures were used to study the electrical properties of the interface. Circular MOS-C of diameter 300  $\mu$ m were surrounded by a large-area metal grid so that the capacitance of the second capacitor was sufficiently high (inset of Fig. 1a) and could be neglected. Three batches of devices, each with produced with differ-



Fig. 1. (a) Typical 1-MHz C-V curves obtained from 3C-SiC MOS capacitors with thermal oxides grown at 1200°C, 1300°C, and 1400°C. (b) Comparison between the ideal and experimental C-V curves for each temperature. (c) Interface state densities ( $D_{it}$ ) for 3C-SiC MOS structures, calculated by use of Terman C-V and conductance (inset) methods.

ent oxidation temperatures (1200°C, 1300°C, and 1400°C), were investigated during the course of this study. Device fabrication began with standard organic and Radio Corporation of America (RCA) cleaning to degrease the sample and remove metal and alkali metal ion contamination. Dry thermal oxidation was then performed at the aforementioned temperatures followed by 30 min Ar annealing at the temperatures used for oxidation. Singleexposure lithography and lift off procedures were used to define the pattern. Al (200 nm) was deposited as gate metal by use of an e-beam evaporator. Terman and conductance methods were used to analyze the interface. In addition, lateral *n*-channel MOSFET were fabricated to extract the field-effect mobilities  $(\mu)$ . Planar MOSFET were fabricated on the same substrate and used to fabricate a MOS-C. First, a quarter inch of wafer was implanted with aluminium (Al) at different energies (35 keV to 500 keV) and doses  $(3 \times 10^{12} \text{ cm}^{-2} \text{ to } 2.2 \times 10^{13} \text{ cm}^{-2})$  to form a 700 nm *p*-region. The Al implants were activated at 1350°C for 2 h in argon (Ar) which resulted in  $N_{\rm A} \sim 5 \times 10^{16}$  cm<sup>-3</sup>. The surface was protected by use of a carbon cap during activation. The cap was removed by use of an O<sub>2</sub> plasma. Source and drain regions  $(400 \times 200 \ \mu m)$  were formed by nitrogen implantation at 700°C with different energies (20–150 keV) and doses (1 ×  $10^{15}$  cm<sup>-2</sup> to 5.4 ×  $10^{15}$  cm<sup>-2</sup>) to form a 8 ×  $10^{20}$  cm<sup>-3</sup> box profile with an n+/p junction depth of approximately 300 nm. Again, the surface of the implanted *p*-epilayer was protected with a carbon cap during activation of the nitrogen implants at 1350°C for 2 h in Ar. A thin sacrificial oxide layer  $(\sim 20 \text{ nm})$  was used to remove surface damage before growth of a gate oxide layer. Source and drain ohmic contacts were formed by evaporation of 10 nm Ti and 200 nm Ni. Ohmic annealing of source and drain contacts was performed at 1000°C in Ar for 1 min. Finally, Al gate contacts were deposited.

The channel length and channel width of the lateral MOSFET were 120  $\mu$ m and 400  $\mu$ m, respectively.

# **RESULTS AND DISCUSSION**

Figure 1a shows normalized C-V curves at 1 MHz for the  $\geq$ different MOS-C. These curves have three distinct features:

- a large flat-band voltage shift ( $\Delta V_{\text{FB}} = V_{\text{FB},i} V_{\text{FB,ideal}}$ ) toward negative gate bias;
- increased capacitance on depletion; and
- large stretching of C-V characteristics.

The subscript "i" stands for the different processing conditions used to grow the gate oxide: i = 1, 2, and3 for oxidation at 1200, 1300, and 1400°C oxidation, respectively. Ideal (theoretical) and experimental C-V curves for each temperature are compared in Fig. 1b. The ideal C-V curve is obtained by solving the electrostatic and Poisson equations and assuming that the 3C-SiC/SiO<sub>2</sub> interface is perfect, i.e. with no defects near the interface, in the bulk of the oxide, or in the 3C-SiC. The doping value used in computations for the high-temperature-oxidized samples was  $N_{\rm D}$  = 0.63  $\times$  10<sup>16</sup> cm<sup>-3</sup> for the entire range of oxidation temperature, i.e., the 3C-SiC doping concentration seems to be stable even at 1400°C. The flat-band voltage shift shows the presence of a net positive fixed oxide charge at the interface. Its origin is believed to be the presence of carbon clusters, positively or negatively charged oxygen-hydrogen-carbon-silicon complexes, and dangling bonds formed after thermal oxidation.<sup>1</sup> Carbon clusters and dangling bonds (two dangling bonds per atom for the (100) surface) act as donorlike states; they are positively charged when empty and, as a result, give rise to a negative shift in  $V_{\rm FB}$ ; these results are consistent with previous findings.<sup>16</sup> Also, as mentioned above, all the curves are significantly stretched compared with the ideal



Fig. 2. (a) Normalized conductance curves of 3C-SiC MOS capacitors obtained for different gate voltages at probe frequency ( $\omega$ ) = 100 kHz. (b) Field-effect channel mobility as a function of gate bias for 3C-SiC MOSFET with gate oxides grown at different temperatures.

| Sample                                   | Material                                                                                                                                                                                                                                                                  | Process used to grow the gate oxide                                                                                                                                                | Peak value $\mu$                       | Ref.      |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------|
| 3C-SiC/Si<br>MOSFET<br>(heteroepitaxial) | A p-type 3C-SiC, $2 \times 10^{17}$ cm <sup>-3</sup> ,<br>epilayer on a 2° off-axis p-type Si<br>(001) substrate                                                                                                                                                          | Wet oxidation at 1150°C for 2.5 h,<br>Ar annealing at 1150°C for<br>30 min, and re-oxidation at 950 C<br>for 2 h                                                                   | 165 cm <sup>2</sup> /V s               | 21        |
| 3C-SiC/SiC<br>MOSFET<br>(homoepitaxial)  | Homoepitaxy grown <i>p</i> -type,<br>$1 \times 10^{16}$ cm <sup>-3</sup> , 3C-SiC films                                                                                                                                                                                   | Pyrogenic oxidation ( $H_2:O_2 = 1:1$ )<br>at 1100°C for 20 min                                                                                                                    | $230 \text{ cm}^2/\text{V s}$          | 22        |
| 3C-SiC/SiC<br>MOSFET<br>(homoepitaxial)  | An <i>n</i> -type, $5 \times 10^{15}$ cm <sup>-3</sup> , doped<br>epilayer on 3C-SiC (001) substrate<br>Al implants were used to realize a<br>box profile with doping concentra-<br>tion of $1 \times 10^{18}$ cm <sup>-3</sup> to fabricate<br><i>n</i> -channel MOSEET  | Dry thermal oxidation for 90 min<br>at 1100°C in dry oxygen followed<br>by post-oxidation annealing in wet<br>oxygen at 950°C for 3 h                                              | 40 cm <sup>2</sup> /V s                | 23        |
| 3C-SiC/Si<br>MOSFET<br>(homoepitaxial)   | An <i>n</i> -type, $7 \times 10^{15}$ cm <sup>-3</sup> , doped<br>epilayer on 3C-SiC (001) substrate<br>Al implants were used to realize a<br>box profile to fabricate vertical <i>n</i> -<br>channel MOSFET                                                              | Thermal oxidation at 1150°C in<br>H <sub>2</sub> O containing O <sub>2</sub> gas/plasma<br>enhanced CVD oxide deposition<br>followed by a wet O <sub>2</sub> annealing at<br>950°C | 370 cm <sup>2</sup> /V s               | 24        |
| 3C-SiC/Si<br>MOSFET<br>(heteroepitaxial) | An <i>n</i> -type $5 \times 10^{15}$ cm <sup>-3</sup> doped<br>epilayer on Si (001) substrate<br>Al implants were used to realize a<br>box profile with doping concentra-<br>tion of $5 \times 10^{16}$ cm <sup>-3</sup> to fabricate<br>lateral <i>n</i> -channel MOSFET | Dry thermal oxidation at 1200°C<br>for 60 min, 1300°C for 20 min, and<br>1400°C for 5 min, and Ar anneal-<br>ing at the respective temperatures<br>for 30 min                      | 70, 71, and<br>70 cm <sup>2</sup> /V s | This work |

| Table I. Summary of field-effect mobility, material, and processes used to grow gate oxides for fabricated 30 | 2 |
|---------------------------------------------------------------------------------------------------------------|---|
| SiC MOSFET. Mobility results for 3C-SiC MOSFET from the literature are also shown                             |   |



Fig. 3. Atomic force microscopy (AFM) results for MOS capacitors with thermal oxides grown at (a)  $T = 1200^{\circ}$ C (b)  $T = 1300^{\circ}$ C, and (c)  $T = 1400^{\circ}$ C. The RMS values of roughness are within the range 0.54–0.60 nm, implying high temperature does not degrade the surface morphology of the devices.

curve, indicating the presence of interface traps near the conduction band (CB) edge and/or the presence of oxide near interface traps (also known as "slow traps").<sup>17</sup> The C-V curves have small hysteresis (not shown), indicating precisely the slow nature of some of the traps.<sup>17</sup> In addition, increased net positive fixed charge at the interface causes less band bending, resulting in increased capacitance in the depletion region.<sup>18</sup> The density of interface traps  $(D_{\rm it})$  obtained by use of the Terman C-V and conductance methods (Fig. 1c inset) are compared in Fig. 1c.<sup>19</sup> Both methods give consistent results, with  $D_{\rm it}$  values of approximately  $1 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> at  $E_{\rm C} - E_{\rm T} = 0.25$  eV. No extra benefit of using higher temperatures (1300 and 1400°C) is also confirmed by the G-V plot shown in Fig. 2a, obtained at



Fig. 4. SIMS profiles of MOS capacitors fabricated under different thermal oxidation conditions: (a)  $T = 1200^{\circ}$ C (b)  $T = 1300^{\circ}$ C, and (c)  $T = 1400^{\circ}$ C. The 3C-SiC/SiO<sub>2</sub> interfaces are located at depths  $\sim$ 50 nm where the oxygen signals drop to half their peak values.



Fig. 4. continued.



Fig. 5. XRD spectra of 3C-SiC/Si samples before and after dry oxidation: (a) a magnified view; (b) full view. The results show that even after 1400°C thermal oxidation the epilayer is cubic in nature.

100 kHz. The area under the conductance peak is a measure of  $D_{it}$ . The position of the peak corresponds to the energy position in the bandgap and, because all these peaks occur at a gate bias close to  $V_{\rm FB}$ , it can be inferred that these peaks are a measure of  $D_{it}$  close to the CB edge of 3C-SiC. All these devices have almost same area under G-V curves. Also, all of the G-V curves have finite FWHM, suggesting that these traps are distributed over an energy range within the bandgap and are not localized at a fixed energy value. Similar results have been reported for nitrogen-implanted 3C-MOS-C.<sup>20</sup> Also, lateral MOSFET were fabricated by use of different oxidation temperatures. The results of mobility measurements for lateral MOSFET are shown in

Fig. 2b. All the MOSFET have a peak field-effect channel mobility of approximately 70 cm<sup>2</sup>/V s, implying little improvement of the electrical properties of the interface with increasing oxidation temperature, consistent with the  $D_{\rm it}$  results obtained for the MOS-C. In Table I, values of measured field-effect mobility ( $\mu$ ) are compared with data previously reported for 3C-SiC MOSFET.<sup>21–24</sup>

Figure 3 shows results from atomic force microscopy performed for all the devices to determine the effect of temperature on surface morphology. The RMS values of roughness for all these MOS-C lie in the range of 0.54-0.60 nm, showing that high temperatures (≥1300°C) do not affect the surface morphology. Secondary ion mass spectrometry (SIMS) profiles are shown in Fig. 4. There is virtually no appreciable difference between the Si, O, and C profiles for all the devices, possibly because of the absence of out-diffusion or diffusion of species from the interface. Although it is possible the Si, O, and C concentrations decrease monotonically very slightly with temperature, the accuracy of SIMS measurement was insufficient to confirm this. X-ray diffraction (XRD) results are shown in Fig. 5. There is no shift in the 3C-SiC (200) peak before and after high-temperature oxidation, confirming that the cubic structure of the epilayer is intact.

Parallel equivalent conductance spectroscopy was used for further analysis of the effects of high-temperature oxidation. Figure 6 shows plots of  $G_{\rm P}/\omega$  as a function of probe frequency for all the MOS-C. By fitting the curves to a Gaussian fit, it possible to extract  $D_{\rm it}$ , trap time constant ( $\tau_{\rm p}$ ), and surface



Fig. 6.  $G_p/\omega$  as a function of probe frequency ( $\omega$ ) at different biases in the depletion region for MOS capacitors with as-grown thermal oxide at (a)  $T = 1200^{\circ}$ C, (b)  $T = 1300^{\circ}$ C (c)  $T = 1400^{\circ}$ C.



Fig. 7. (a) Trap time constant ( $\tau_p$ ) as a function of trap energy, and (b) the temperature dependence of standard deviation of the surface potential ( $\sigma_s$ ) for 3C-SiC MOS-C.

potential fluctuations ( $\sigma_{\rm s}$ ) for the devices.  $D_{\rm it}$  extracted by use of this technique for all the devices is shown as the inset of Fig. 1. Figure 7a shows the trap time constant as a function of  $E_{\rm C} - E_{\rm T}$ . Across the different energy levels in the forbidden energy band gap,  $\tau_{\rm p}$  increases with increasing temperature. Also, for a given temperature,  $\tau_{\rm p}$  increases as we go

deeper into the energy band gap. Furthermore, from the curve fitting we are able to extract a value for the surface-potential fluctuation. Figure 7b shows the temperature dependence of the standard deviation of the surface potential ( $\sigma_s$ ), which is caused by fluctuations of interface states, for the different devices.  $\sigma_s$  lies in between 2 and 3, which indicates that the 3C-SiC/SiO<sub>2</sub> interface is electrically better than the 4H-polytype ( $\sigma_s = 4$  for 4H and approx. 2 for Si). This fairly low value of  $\sigma_s$ , coupled with the low value of  $D_{it}$  for as-oxidized MOS devices, suggests that Coulombic interface-scattering-related effects should not limit transistor performance.

### CONCLUSIONS

High-temperature oxidation (1200–1400°C) was used to grow 3C-SiC/SiO<sub>2</sub> interfaces. An in depth study of the interfaces was conducted by fabricating MOS-C and lateral MOSFET. Unlike the 4H-polytype of SiC, no extra advantage is gained by growing the 3C-SiC/SiO<sub>2</sub> interface at higher oxidation temperatures (>1200°C). All the MOSFET with their gate oxides grown at these temperatures have a peak field-effect mobility of 70 cm<sup>2</sup>/V s. Low values of  $\sigma_s$ indicate that the 3C-SiC/SiO<sub>2</sub> interface is electrically better than its 4H-SiC counterpart. These findings have important implications for SiC MOS technology because 3C-SiC/Si might be a low-cost alternative even if high-temperature processing is necessary.

# **ACKNOWLEDGEMENTS**

This project, Vehicle Electrical Systems Integration (VESI), was funded by the Engineering and Physical Sciences Research Council (ESPRC; Grant # RESEE-3065). The authors would like to thank Dr. Mark Crouch and Dr. S.E. Burrows for their help during this project.

#### REFERENCES

- L. Wang, S. Dimitrijev, J. Han, P. Tanner, A. Iacopi, and L. Hold, J. Cryst. Growth 329, 67 (2011).
- R. Anzalone, S. Privitera, M. Camarda, A. Alberti, G. Mannino, and G.P. Fiorenza, *Mater. Sci. Eng. B* 198, 14 (2015).
- A. Schöner, M. Krieger, G. Pensl, M. Abe, and H. Nagasawa, Chem. Vap. Depos. 12, 523 (2006).

- V.V. Afanasev, M. Bassler, G. Pensl, and M. Schulz, *Phys. Status Solidi A* 162, 321 (1997).
- C.D. Fung and J.J. Kopanski, Appl. Phys. Lett. 45, 757 (1984).
- H. Li, S. Dimitrijev, H.B. Harrison, and D. Sweatman, Appl. Phys. Lett. 70, 2028 (1997).
- D. Okamoto, H. Yano, K. Hirata, T. Hatayama, and T. Fuyuki, *IEEE Electron Devices Lett.* 31, 710 (2010).
- Y.K. Sharma, A.C. Ahyi, T. Issacs-Smith, X. Shen, S.T. Pantelides, X. Zhu, L.C. Feldman, J. Rozen, and J.R. Williams, *Solid-State Electron.* 68, 103 (2012).
- A. Modic, Y.K. Sharma, Y. Xu, G. Liu, A.C. Ahyi, J.R. Williams, L.C. Feldman, and S. Dhar, J. Electron. Mater. 43, 857 (2014).
- A. Modic, G. Liu, A.C. Ahyi, Y. Zhou, P. Xu, M.C. Hamilton, A.C. Ahyi, and S. Dhar, *IEEE Electron Devices Lett.* 35, 894 (2014).
- S.M. Thomas, M.R. Jennings, Y.K. Sharma, C.A. Fisher, and P.A. Mawby, *Mater. Sci. Forum* 778, 599 (2014).
- S.M. Thomas, Y.K. Sharma, M.A. Crouch, C.A. Fisher, A. Perez-Tomas, M.R. Jennings, and P.A. Mawby, *IEEE J. Electron Devices Soc.* 2, 114 (2014).
- H. Kurimoto, K. Shibata, C. Kimura, H. Aoki, and T. Sugino, *Appl. Surf. Sci.* 253, 2416 (2006).
- 14. H. Naik and P. Chow, Mater. Sci. Forum 778, 607 (2014).
- X. Shen and S.T. Pantelides, Appl. Phys. Lett. 98, 053507 (2011).
- R. Esteve, A. Schöner, S.A. Reshanov, C.M. Zetterling, and H. Nagasawa, J. Appl. Phys. 106, 044513 (2009).
- N.L. Cohen, R.E. Paulsen, M.H. White, and I.E.E.E. Trans, Electron Devices 42, 2004 (1995).
- F.C.J. Kong, S. Dimitrijev, and J. Han, *IEEE Electron Devices Lett.* 29, 1021 (2008).
- E.H. Nicollian and J.R. Brews, MOS Physics and Technology (Hoboken: Wiley, 2003).
- M. Krieger, S. Beljakowa, L. Trapaidze, T. Frank, H.B. Weber, G. Pens, N. Hatta, M. Abe, H. Nagasawa, and A. Schöner, *Phys. Status Solidi B* 245, 1390 (2008).
- J. Wan, M.A. Capano, M.R. Melloch, and J.A. Cooper, *IEEE Electron Devices Lett.* 31, 23 (2002).
- K.K. Lee, Y. Ishida, T. Ohshima, K. Kojima, Y. Tanaka, T. Takahashi, and T. Kamiya, *IEEE Electron Devices Lett.* 24, 466 (2003).
- M. Bakowski, A. Schöner, P. Ericsson, H. Strömberg, H. Nagasawa, and M. Abe, J. Telecommun. Inf. Technol. 2, 49 (2007).
- H. Uhida, A. Minami, T. Sakata, H. Nagasawa, and M. Kobayashi, *Mater. Sci. Forum* 717, 1109 (2011).